## PIC32MX1XX/2XX Family Silicon Errata and Data Sheet Clarification

The PIC32MX1XX/2XX family devices that you have received conform functionally to the current Device Data Sheet (DS61168E), except for the anomalies described in this document.

The errata described in this document will be addressed in future revisions of the PIC32MX1XX/2XX silicon.

Note: The silicon issues discussed in the following pages are for silicon revisions with the Device and Revision IDs listed in Table 1 and Table 2. The last column of each table represents the latest silicon revision for the devices listed. The silicon issues are summarized in Table 3.

Data Sheet clarifications and corrections start on page 7, following the discussion of silicon issues.

The silicon revision level can be identified using the current version of MPLAB<sup>®</sup> IDE and Microchip's programmers, debuggers and emulation tools, which are available at the Microchip corporate web site (www.microchip.com).

For example, to identify the silicon revision level using MPLAB IDE in conjunction with a hardware debugger:

- 1. Using the appropriate interface, connect the device to the hardware debugger.
- 2. Open an MPLAB IDE project.
- Configure the MPLAB IDE project for the appropriate device and hardware debugger.
- 4. Based on the version of MPLAB IDE you are using, do one of the following:
  - a) For MPLAB IDE 8, select <u>Programmer ></u> Reconnect.
  - b) For MPLAB X IDE, select <u>Window > Dashboard</u>, and then click the **Refresh**Debug Tool Status icon ( ).
- Depending on the development tool used, the part number and the Device and Revision ID values appear in the **Output** window.

**Note:** If you are unable to extract the silicon revision level, please contact your local Microchip sales office for assistance.

The Device and Revision ID values for the various silicon revisions are provided in Table 1 and Table 2.

TABLE 1: SILICON DEVREY VALUES FOR DEVICES WITH 16/32 KB FLASH

| Dord Mounts on  | Device ID <sup>(1)</sup> | Revision ID for S | Revision ID for Silicon Revision <sup>(1)</sup> |  |  |
|-----------------|--------------------------|-------------------|-------------------------------------------------|--|--|
| Part Number     | Device ID(+)             | A0                | A1                                              |  |  |
| PIC32MX110F016B | 0x04A07053               |                   |                                                 |  |  |
| PIC32MX110F016C | 0x04A09053               |                   |                                                 |  |  |
| PIC32MX110F016D | 0x04A0B053               |                   | 0.4                                             |  |  |
| PIC32MX210F016B | 0x04A01053               |                   |                                                 |  |  |
| PIC32MX210F016C | 0x04A03053               |                   |                                                 |  |  |
| PIC32MX210F016D | 0x04A05053               | 0,40              |                                                 |  |  |
| PIC32MX120F032B | 0x04A06053               | 0x0               | 0x1                                             |  |  |
| PIC32MX120F032C | 0x04A08053               |                   |                                                 |  |  |
| PIC32MX120F032D | 0x04A0A053               |                   |                                                 |  |  |
| PIC32MX220F032B | 0x04A00053               |                   |                                                 |  |  |
| PIC32MX220F032C | 0x04A02053               |                   |                                                 |  |  |
| PIC32MX220F032D | 0x04A04053               |                   |                                                 |  |  |

**Note 1:** Refer to the "**Memory Organization**" and "**Special Features**" chapters in the current Device Data Sheet (DS61168**E**) for detailed information on Device and Revision IDs for your specific device.

TABLE 2: SILICON DEVREV VALUES FOR DEVICES WITH 64/128 KB FLASH

| Dort Normalian  | Device ID <sup>(1)</sup> | Revision ID for S | Silicon Revision <sup>(1)</sup> |  |  |  |
|-----------------|--------------------------|-------------------|---------------------------------|--|--|--|
| Part Number     | Device ID(*)             | A0                | A1                              |  |  |  |
| PIC32MX130F064B | 0x04D07053               |                   |                                 |  |  |  |
| PIC32MX130F064C | 0x04D09053               |                   | 0.4                             |  |  |  |
| PIC32MX130F064D | 0x04D0B053               |                   |                                 |  |  |  |
| PIC32MX230F064B | 0x04D01053               |                   |                                 |  |  |  |
| PIC32MX230F064C | 0x04D03053               |                   |                                 |  |  |  |
| PIC32MX230F064D | 0x04D05053               | 0.40              |                                 |  |  |  |
| PIC32MX150F128B | 0x04D06053               | 0x0               | 0x1                             |  |  |  |
| PIC32MX150F128C | 0x04D08053               |                   |                                 |  |  |  |
| PIC32MX150F128D | 0x04D0A053               |                   |                                 |  |  |  |
| PIC32MX250F128B | 0x04D00053               |                   |                                 |  |  |  |
| PIC32MX250F128C | 0x04D02053               |                   |                                 |  |  |  |
| PIC32MX250F128D | 0x04D04053               |                   |                                 |  |  |  |

Note 1: Refer to the "Memory Organization" and "Special Features" chapters in the current Device Data Sheet (DS61168E) for detailed information on Device and Revision IDs for your specific device.

TABLE 3: SILICON ISSUE SUMMARY

|                      |                             |        |                                                                                                                                                                       | Affecte         | d Dev | ice         |
|----------------------|-----------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------|-------------|
| Module               | Feature                     | Item # | Issue Summary                                                                                                                                                         | Flash<br>Memory | _     | con<br>sion |
|                      |                             |        |                                                                                                                                                                       | (KB)            | A0    | <b>A</b> 1  |
| Voltage              | BOR                         | 1.     | Device may not exit Brown-out Reset (BOR) state if a BOR                                                                                                              | 16/32           | Χ     |             |
| Regulator            | Bort                        | ••     | event occurs.                                                                                                                                                         | 64/128          | Х     |             |
| Oscillator           | Clock Switch                | 2.     | If a Fail-Safe Clock Monitor (FSCM) event occurs when<br>Primary Oscillator (Posc) mode is used, firmware clock<br>switch requests to switch from FRC mode will fail. | 16/32<br>64/128 | X     | X           |
| .2                   |                             | _      | The I <sup>2</sup> C module does not respond to address 0x78 when the                                                                                                 | 16/32           | Х     | Х           |
| I <sup>2</sup> C™    | Slave Mode                  | 3.     | STRICT and A10M bits are cleared in the I2CxCON register.                                                                                                             | 64/128          | Х     | Х           |
| USB                  | UIDLE                       | 4      | LUDI E interrupte access if the LUDI E interrupt flog is alcored                                                                                                      | 16/32           | Х     | Х           |
| USB                  | Interrupt                   | 4.     | UIDLE interrupts cease if the UIDLE interrupt flag is cleared.                                                                                                        | 64/128          | Χ     | Х           |
| 450                  |                             | _      | The DNL parameter of the ADC module is not within the                                                                                                                 | 16/32           | Х     | Х           |
| ADC                  | _                           | 5      | published data sheet specifications when the ADC module is operating at maximum conversion rate.                                                                      | 64/128          | Х     | Х           |
| ADC                  | CTMU                        | 6.     | Open selection for Channel 0 positive input is not functional.                                                                                                        | 16/32           | Х     | Х           |
| ADO                  | Calibration                 | 0.     | Open selection for Gharmer o positive input is not functional.                                                                                                        | 64/128          |       |             |
| ADO                  | Conversion                  | _      | The ADC module conversion triggers occur on the rising                                                                                                                |                 | Х     | Х           |
| ADC                  | Trigger from INT0 Interrupt | 7.     | edge of the INT0 signal even when INT0 is configured to generate an interrupt on the falling edge.                                                                    | 64/128          | Х     | Х           |
| Parallel             |                             |        | When the Parallel Master Port (PMP) module is enabled,                                                                                                                | 16/32           | Χ     | Χ           |
| Master Port<br>(PMP) | Address Pins                | 8.     | address pins cannot be used as GPIO output pins.                                                                                                                      | 64/128          | Х     | Х           |
|                      | RA0 and RA1                 |        | Output High Voltage (VOH) and internal capacitance on pins                                                                                                            | 16/32           | Х     | Х           |
| I/O Ports            | Pins                        | 9.     | RA0 and RA1 is not within the published data sheet specification.                                                                                                     | 64/128          | Х     | Х           |
| CPU                  | Data Write to a             | 10.    | A data write operation by the CPU to a peripheral may be                                                                                                              | 16/32           | Х     | Х           |
| CPU                  | Peripheral                  | 10.    | repeated if an interrupt occurs during initial write operation.                                                                                                       | 64/128          | Х     | Х           |
| 0 "" .               |                             |        | A clock signal is present on the CLKO pin, regardless of the                                                                                                          | 16/32           | Χ     | Х           |
| Oscillator           | Clock Out                   | 11.    | clock source and setting of the CLKO Enable Configuration bit, during a Power-on Reset (POR) condition.                                                               | 64/128          | Х     | Х           |
| Input                | Idle Mode and               |        | All input capture modes selectable by ICM<2:0>, with the                                                                                                              | 16/32           | Х     | Χ           |
| Capture              | Sleep Mode                  | 12.    | exception of Interrupt-only mode, will not work when the CPU enters Idle mode or Sleep mode.                                                                          | 64/128          | Х     | Х           |
| Watchdog             | Windowed                    | 13.    | The Watchdog Timer may issue a reset even if the user tries                                                                                                           | 16/32           | Х     | Χ           |
| Timer<br>(WDT)       | Mode                        |        | to clear the module within the allowed window.                                                                                                                        | 64/128          | Х     | Х           |
| Non-5V               | Pull-ups                    | 14.    | Internal pull-up resistors may not guarantee a logical '1' on                                                                                                         | 16/32           | Х     | Х           |
| Tolerant<br>Pins     |                             |        | non-5V tolerant pins when they are configured as digital inputs.                                                                                                      | 64/128          | Х     | Х           |
| 5V Tolerant          | Pull-ups                    | 15.    | Internal pull-up resistors may not guarantee a logical '1' on                                                                                                         | 16/32           | Х     | Χ           |
| Pins                 |                             |        | 5V tolerant pins when they are configured as digital inputs.                                                                                                          | 64/128          | Χ     | Χ           |

**Legend:** An 'X' indicates the issue is present in this revision of silicon;

Shaded cells with an Em dash ('—') indicate that this silicon revision does not exist for this issue; Blank cells indicate an issue has been corrected in this revision of silicon.

#### Silicon Errata Issues

Note:

This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. The table provided in each issue indicates which issues exist for a particular revision of silicon based on memory size.

#### 1. Module: Voltage Regulator

Device may not exit the Brown-out Reset (BOR) state if a BOR event occurs.

#### Work arounds

#### Work around 1:

VDD must remain within the published specification (see parameter DC10 of the device data sheet).

#### Work around 2:

Reset the device by providing the Power-on Reset (POR) condition.

#### **Affected Silicon Revisions**

| Device Flash |    | Devi       | ice Silic | on Revi | sion |  |
|--------------|----|------------|-----------|---------|------|--|
| Memory (KB)  | A0 | <b>A</b> 1 |           |         |      |  |
| 16/32        | Х  |            |           |         |      |  |
| 64/128       | X  |            |           |         |      |  |

#### 2. Module: Oscillator

If the Primary Oscillator (Posc) mode is implemented and a Fail-Safe Clock Monitor (FSCM) event occurs (failure of the external primary clock), the internal clock source will switch to the FRC oscillator. Subsequent firmware clock switch requests from the FRC oscillator to other clock sources will fail and the device will continue to execute on the FRC oscillator. On repair of the external clock source and a power-on state, the device will resume operation with the primary oscillator clock source.

#### Work around

None.

#### **Affected Silicon Revisions**

| Device Flash |    | Devi       | ce Silic | on Revi | sion |  |
|--------------|----|------------|----------|---------|------|--|
| Memory (KB)  | A0 | <b>A</b> 1 |          |         |      |  |
| 16/32        | Х  | Х          |          |         |      |  |
| 64/128       | X  | X          |          |         |      |  |

#### 3. Module: I<sup>2</sup>C™

The slave address, 0x78, is one of a group of reserved addresses. It is used as the upper byte of a 10-bit address when 10-bit addressing is enabled. The I<sup>2</sup>C module control register allows the programmer to enable both 10-bit addressing and strict enforcement of reserved addressing, with the A10M and STRICT bits, respectively. When both bits are cleared, the device should respond to the reserved address 0x78, but it does not.

#### Work around

None.

#### Affected Silicon Revisions

| Device Flash |    | Devi       | ce Silic | on Revi | sion |  |
|--------------|----|------------|----------|---------|------|--|
| Memory (KB)  | A0 | <b>A</b> 1 |          |         |      |  |
| 16/32        | Х  | Х          |          |         |      |  |
| 64/128       | X  | Х          |          |         |      |  |

#### 4. Module: USB

If the bus has been idle for more than 3 ms, the UIDLE interrupt flag is set. If software clears the interrupt flag and the bus remains idle, the UIDLE interrupt flag will not be set again.

#### Work around

Software can leave the UIDLE bit set until it has received some indication of bus resumption (i.e., Resume, Reset, SOF, or Error).

Note:

Resume and Reset are the only interrupts that should be following UIDLE assertion. If the UIDLE bit is set, it should be okay to suspend the USB module (as long as this code is protected by the GUARD and/or ACTPEND logic). This will require software to clear the UIDLE interrupt enable bit to exit the USB ISR (if using interrupt driven code).

|  | Device Flash<br>Memory (KB) |    | Dev | ice Silic | on Revi | sion |  |
|--|-----------------------------|----|-----|-----------|---------|------|--|
|  |                             | A0 | A1  |           |         |      |  |
|  | 16/32                       | Х  | Х   |           |         |      |  |
|  | 64/128                      | Х  | Х   |           |         |      |  |

#### 5. Module: ADC

If the ADC module is configured to operate at a maximum conversion rate of 1.1 Msps, missing codes are possible every  $2^5$  codes and the DNL parameter will not be within the published specification.

#### Work around

Configure the ADC module to operate for a maximum conversion rate of 500 ksps.

#### **Affected Silicon Revisions**

| Device Flash |    | Devi       | ice Silic | on Revi | sion |  |
|--------------|----|------------|-----------|---------|------|--|
| Memory (KB)  | A0 | <b>A</b> 1 |           |         |      |  |
| 16/32        | Х  | Х          |           |         |      |  |
| 64/128       | Х  | Х          |           |         |      |  |

#### 6. Module: ADC

If the ADC module is used in conjunction with the CTMU module in Absolute Capacitive/Time Measurement mode, Channel 0 positive input must remain open (CH0SA<3:0> = 1111) or CH0SB<3:0> = 1111) during the calibration step. However, open selection for Channel 0 positive input is not functional and connects this input to AVss.

#### Work around

Connect the ADC module to any unused pin and perform the CTMU calibration step. This connection will add a small amount of additional capacitance, but will have minimal impact on overall measurements.

#### Affected Silicon Revisions

| Device Flash |    | Dev | ice Silic | on Revi | sion |  |
|--------------|----|-----|-----------|---------|------|--|
| Memory (KB)  | A0 | A1  |           |         |      |  |
| 16/32        | X  | Х   |           |         |      |  |
| 64/128       |    |     |           |         |      |  |

#### 7. Module: ADC

When the ADC module is configured to start conversion on an external interrupt (SSRC<2:0> = 001), the start of conversion always occurs on a rising edge detected at the INTO pin, even when the INTO pin has been configured to generate an interrupt on a falling edge (INTOEP = 0).

#### Work around

Generate ADC conversion triggers on the rising edge of the INT0 signal.

Alternately, use external circuitry to invert the signal appearing at the INT0 pin, so that a falling edge of the input signal is detected as a rising edge by the INT0 pin.

#### Affected Silicon Revisions

|  | Device Flash<br>Memory (KB) |    | Device Silicon Revision |  |  |  |  |  |  |
|--|-----------------------------|----|-------------------------|--|--|--|--|--|--|
|  |                             | A0 | A1                      |  |  |  |  |  |  |
|  | 16/32                       | Х  | Х                       |  |  |  |  |  |  |
|  | 64/128                      | Х  | Х                       |  |  |  |  |  |  |

#### 8. Module: Parallel Master Port (PMP)

If the PMP module is enabled, any pin with a PMP addressing capability (PMAx) cannot be used as a general purpose output pin, even when the corresponding PTEN<10:0> bit in the PMAEN register is cleared. All other functionality on these pins, including GPIO input functionality is not affected.

#### Work around

To use a GPIO pin as an output when this pin is shared with PMP addressing functionality and PMP is enabled, do the following:

- Enable PMP addressing by setting the corresponding PTEN<10:0> bit in the PMAEN register.
- Instead of using corresponding LATx registers to output GPIO data, use the PMADDR register.

| Device Flash |    | Dev | ice Silic | on Revi | sion |  |
|--------------|----|-----|-----------|---------|------|--|
| Memory (KB)  | A0 | A1  |           |         |      |  |
| 16/32        | Х  | Х   |           |         |      |  |
| 64/128       | Х  | X   |           |         |      |  |

#### 9. Module: I/O Ports

Output High Voltage (VOH) on the RAO and RA1 pins is not within the published data sheet specification if the I2C1 module is enabled. In addition, internal capacitance on these pins is one and one-half (1.5) and two times higher, respectively, than other I/O ports.

#### Work around

Disable slew rate control of the I2C1 module by setting the DISSLW bit (I2C1CON<9>).

There is no workaround for higher capacitance.

#### **Affected Silicon Revisions**

| Device Flash |    | Devic | e Silic | on Rev | ision |  |
|--------------|----|-------|---------|--------|-------|--|
| Memory (KB)  | A0 | A1    |         |        |       |  |
| 16/32        | Х  | Х     |         |        |       |  |
| 64/128       | X  | Х     |         |        |       |  |

#### 10. Module: CPU

During normal operation, if a CPU write operation is interrupted by an incoming interrupt, it should be aborted (not completed) and resumed after the interrupt is serviced. However, some of these write operations may not be aborted, resulting in a double write to peripherals by the CPU (the first write during the interrupt and the second write after the interrupt is serviced).

#### Work around

Most peripherals are not affected by this issue, as a double write will not have a negative impact. However, the following communication peripherals will double-send data if their respective transmit buffers are written twice: SPI, I<sup>2</sup>C, UART and PMP. To avoid double transmission of data, utilize DMA to transfer data to these peripherals or disable interrupts while writing to these peripherals.

#### **Affected Silicon Revisions**

| Device Flash | Device Silicon Revision |            |  |  |  |  |  |
|--------------|-------------------------|------------|--|--|--|--|--|
| Memory (KB)  | A0                      | <b>A</b> 1 |  |  |  |  |  |
| 16/32        | Х                       | Х          |  |  |  |  |  |
| 64/128       | X                       | Х          |  |  |  |  |  |

#### 11. Module: Oscillator

A clock signal is present on the CLKO pin, regardless of the clock source and setting of the CLKO Enable Configuration bit, OSCIOFNC (DEVCFG1<10>), during a Power-on Reset (POR) condition.

#### Work around

Do not connect the CLKO pin to a device that would be adversely affected by rapid pin toggling or a frequency other than that defined by the oscillator configuration. Do not use the CLKO pin as an input if the device connected to the CLKO pin would be adversely affected by the pin driving a signal out.

#### Affected Silicon Revisions

| Device Flash | Device Silicon Revision |    |  |  |  |  |  |  |
|--------------|-------------------------|----|--|--|--|--|--|--|
| Memory (KB)  | A0                      | A1 |  |  |  |  |  |  |
| 16/32        | Х                       | Х  |  |  |  |  |  |  |
| 64/128       | Х                       | Х  |  |  |  |  |  |  |

#### 12. Module: Input Capture

All input capture modes selectable by ICM<2:0>, with the exception of Interrupt-only mode, will not work when the CPU enters Idle or Sleep mode.

#### Work around

Configure the Input Capture module for Interruptonly mode (ICM<2:0> = 111) when the CPU is in Sleep or Idle mode.

#### **Affected Silicon Revisions**

| Device Flash | Device Silicon Revision |            |  |  |  |  |  |  |
|--------------|-------------------------|------------|--|--|--|--|--|--|
| Memory (KB)  | A0                      | <b>A</b> 1 |  |  |  |  |  |  |
| 16/32        | Χ                       | Х          |  |  |  |  |  |  |
| 64/128       | Х                       | Х          |  |  |  |  |  |  |

#### 13. Module: Watchdog Timer (WDT)

When the Watchdog Timer module is used in Windowed mode, the module may issue a reset even if the user tries to clear the module within the allowed window.

#### Work around

None.

| Device Flash | Device Silicon Revision |    |  |  |  |  |  |
|--------------|-------------------------|----|--|--|--|--|--|
| Memory (KB)  | A0                      | A1 |  |  |  |  |  |
| 16/32        | Χ                       | Х  |  |  |  |  |  |
| 64/128       | Х                       | Х  |  |  |  |  |  |

#### 14. Module: Non-5V Tolerant Pins

When internal pull-ups are enabled on non-5V tolerant pins, the level as measured on the pin and available to external device inputs may not exceed the minimum value of VIH, and therefore qualify as a logic "high". However, with respect to the PIC32 device, as long as VDD  $\geq$  3V and the load does not exceed -50  $\mu A,$  the internal pull-ups are guaranteed to be recognized as a logic "high" internally to the device.

#### Work around

It is recommend to only use external pull-ups:

- To guarantee a logic "high" for external logic input circuits outside of the PIC32 device
- For PIC32 device inputs, if the external load exceeds -50 μA or VDD < 3V</li>

#### **Affected Silicon Revisions**

| Device Flash | Device Silicon Revision |            |  |  |  |  |  |  |
|--------------|-------------------------|------------|--|--|--|--|--|--|
| Memory (KB)  | A0                      | <b>A</b> 1 |  |  |  |  |  |  |
| 16/32        | Х                       | Х          |  |  |  |  |  |  |
| 64/128       | Х                       | Х          |  |  |  |  |  |  |

#### 15. Module: 5V Tolerant Pins

When internal pull-ups are enabled on 5V tolerant pins, the level as measured on the pin and available to external device inputs may not exceed the minimum value of VIH, and therefore qualify as a logic "high". However, with respect to the PIC32 device, as long as VDD  $\geq$  3V and the load does not exceed -50  $\mu A$ , the internal pull-ups are guaranteed to be recognized as a logic "high" internally to the device.

#### Work around

It is recommend to only use external pull-ups:

- To guarantee a logic "high" for external logic input circuits outside of the PIC32 device
- For PIC32 device inputs, if the external load exceeds -50 μA or VDD < 3V</li>

| Device Flash | Device Silicon Revision |    |  |  |  |  |  |  |
|--------------|-------------------------|----|--|--|--|--|--|--|
| Memory (KB)  | A0                      | A1 |  |  |  |  |  |  |
| 16/32        | Х                       | Х  |  |  |  |  |  |  |
| 64/128       | Х                       | Х  |  |  |  |  |  |  |

#### **Data Sheet Clarifications**

The following typographic corrections and clarifications are to be noted for the latest version of the device data sheet (DS61168**E**):

**Note:** Corrections are shown in **bold**. Where possible, the original bold text formatting has been removed for clarity.

#### 1. Module: DC Characteristics: I/O Pin Input Specifications

Certain specifications in Table 29-8 were stated incorrectly in the data sheet. The correct values are shown in bold type in the following table.

#### TABLE 29-8: DC CHARACTERISTICS: I/O PIN INPUT SPECIFICATIONS

| DC CHARACTERISTICS |        |                                                         | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{Ta} \le +105^{\circ}\text{C}$ for V-temp |    |     |    |                                                                      |  |
|--------------------|--------|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----|----|----------------------------------------------------------------------|--|
| Param.<br>No.      | Symbol | Characteristics                                         | Min. Typical <sup>(1)</sup> Max. Units Conditions                                                                                                                                                                                              |    |     |    |                                                                      |  |
|                    | VIH    | Input High Voltage                                      |                                                                                                                                                                                                                                                |    |     |    |                                                                      |  |
| DI20               |        | I/O Pins not 5V-tolerant <sup>(5)</sup>                 | 0.65 VDD                                                                                                                                                                                                                                       | _  | VDD | V  | (Note 4,6)                                                           |  |
|                    |        | I/O Pins 5V-tolerant with PMP <sup>(5)</sup>            | 0.25 VDD + 0.8V                                                                                                                                                                                                                                | _  | 5.5 | V  | (Note 4,6)                                                           |  |
|                    |        | I/O Pins 5V-tolerant <sup>(5)</sup>                     | 0.65 VDD                                                                                                                                                                                                                                       | _  | 5.5 | V  |                                                                      |  |
| DI28               |        | SDAx, SCLx                                              | 0.65 VDD                                                                                                                                                                                                                                       | _  | 5.5 | V  | SMBus disabled (Note 4,6)                                            |  |
| DI29               |        | SDAx, SCLx                                              | 2.1                                                                                                                                                                                                                                            | _  | 5.5 | V  | SMBus enabled,<br>2.3V $\leq$ VPIN $\leq$ 5.5<br>(Note 4, <b>6</b> ) |  |
| DI30               | ICNPU  | Change Notification Pull-up Current                     | _                                                                                                                                                                                                                                              |    | -50 | μА | VDD = 3.3V, VPIN = VSS (Note 3, <b>6)</b>                            |  |
| DI31               | ICNPD  | Change Notification<br>Pull-down Current <sup>(4)</sup> | _                                                                                                                                                                                                                                              | 50 | _   | μA | VDD = 3.3V, VPIN = VDD                                               |  |
|                    |        |                                                         |                                                                                                                                                                                                                                                |    |     |    |                                                                      |  |

- Note 1: Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.
  - 2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.
  - 3: Negative current is defined as current sourced by the pin.
  - 4: This parameter is characterized, but not tested in manufacturing.
  - 5: See the "Pin Diagrams" section for the 5V-tolerant pins.
  - 6: The Vih specification is only in relation to externally applied inputs and not with respect to the user-selectable pull-ups. Externally applied high impedance or open drain input signals utilizing the PIC32 internal pull-ups are guaranteed to be recognized as a logic "high" internally to the PIC32 device, provided that the external load does not exceed the maximum value of ICNPU.

#### APPENDIX A: REVISION HISTORY

#### Rev A Document (10/2011)

Initial release of this document; issued for revision A0 silicon.

Includes silicon issues 1 (Voltage Regulator), 2 (Oscillator), 3 ( $I^2C^{TM}$ ), 4 (USB), 5 (ADC), 6 (ADC), 7 (ADC), 8 (Parallel Master Port (PMP)), and 9 (I/O Ports).

#### Rev B Document (2/2012)

Added silicon revision A1 for 16/32 KB Flash devices.

Added 64/128 KB Flash devices.

Added silicon issues 10 (CPU) and 11 (Oscillator).

#### Rev C Document (4/2012)

Updated silicon issue 10 (CPU).

Added silicon issue 12 (Input Capture).

#### Rev D Document (10/2012)

Updated silicon issue 6 (ADC).

Added silicon issue 13 (Watchdog Timer (WDT)).

Updated the note in the Silicon DEVREV Values tables (see Table 1 and Table 2).

#### Rev E Document (4/2013)

Updated the Device ID for the PIC32MX150F128B in Table 2.

Updated silicon issue 9 (I/O Ports).

Added silicon issues 14 (Non-5V Tolerant Pins) and 15 (5V Tolerant Pins).

Added data sheet clarification 1 (DC Characteristics: I/O Pin Input Specifications).

**NOTES:** 

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not
  mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949

#### **Trademarks**

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MTP, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

Analog-for-the-Digital Age, Application Maestro, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, SQI, Serial Quad I/O, Total Endurance, TSHARC, UniWinDriver, WiperLock, ZENA and Z-Scale are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

GestIC and ULPP are registered trademarks of Microchip Technology Germany II GmbH & Co. & KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2011-2013, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

ISBN: 978-1-62077-179-2

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



#### **Worldwide Sales and Service**

#### **AMERICAS**

Corporate Office

2355 West Chandler Blvd. Chandler, AZ 85224-6199

Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://www.microchip.com/

support

Web Address: www.microchip.com

Atlanta

Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago

Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

Cleveland

Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

Dallas

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit

Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Indianapolis Noblesville, IN

Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara

Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

**Toronto** 

Mississauga, Ontario,

Canada

Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

**Asia Pacific Office** 

Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong

Tel: 852-2401-1200 Fax: 852-2401-3431

Australia - Sydney

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

China - Beijing

Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

China - Chengdu

Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Chongqing

Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

China - Hangzhou

Tel: 86-571-2819-3187 Fax: 86-571-2819-3189

China - Hong Kong SAR Tel: 852-2401-1200

Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460

Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

China - Qingdao

Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

China - Shanghai

Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang

Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

China - Shenzhen

Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

China - Wuhan

Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

China - Xian

Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

China - Xiamen

Tel: 86-592-2388138 Fax: 86-592-2388130

China - Zhuhai

Tel: 86-756-3210040 Fax: 86-756-3210049

#### ASIA/PACIFIC

India - Bangalore

Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi

Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune

Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

Japan - Osaka

Tel: 81-66-152-7160 Fax: 81-66-152-9310

Japan - Yokohama

Tel: 81-45-471- 6166 Fax: 81-45-471-6122

Korea - Daegu

Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul

Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur

Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang

Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065

Fax: 63-2-634-9069

**Singapore** 

Tel: 65-6334-8870 Fax: 65-6334-8850

Taiwan - Hsin Chu

Tel: 886-3-5778-366 Fax: 886-3-5770-955

Taiwan - Kaohsiung

Tel: 886-7-536-4818 Fax: 886-7-330-9305

Taiwan - Taipei

Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

Thailand - Bangkok

Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### **EUROPE**

Austria - Wels

Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

Denmark - Copenhagen

Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris

Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** 

Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan

Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen

Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90

Fax: 34-91-708-08-91 **UK - Wokingham** 

Tel: 44-118-921-5869 Fax: 44-118-921-5820

11/29/11